

Contents lists available at ScienceDirect

# Journal of Power Sources



journal homepage: www.elsevier.com/locate/jpowsour

# Single step bonding of thick anodized aluminum oxide templates to silicon wafers for enhanced system-on-a-chip performance



Gibson P. Scisco<sup>a,\*</sup>, Katherine Haynes<sup>a</sup>, Kevin S. Jones<sup>a</sup>, Kirk J. Ziegler<sup>a,b</sup>

<sup>a</sup> Department of Materials Science and Engineering, University of Florida, 32611, Gainesville, FL, USA
<sup>b</sup> Department of Chemical Engineering, University of Florida, 32611, Gainesville, FL, USA

# HIGHLIGHTS

• Anodized aluminum oxide (AAO) is a widely useful nanotemplate for energy storage.

• Thicker AAO on Si wafers could be used for novel high-functioning on-chip devices.

 $\bullet$  Eutectic bonding between Al and Si was used to obtain thick (90  $\mu m)$  AAO on Si.

• Carbon nanotubes were deposited in the AAO-on-Si to make microsupercapacitors.

 $\bullet$  55  $\mu m$  thick AAO-on-Si showed capacitance of 0.44 mF cm^{-2} and 2000 cycle stability.

## ARTICLE INFO

Keywords: Anodized aluminum oxide Carbon nanotubes Ionic liquid Supercapacitor System-on-a-chip

# ABSTRACT

Vertically-aligned nanostructures are of interest for novel system-on-a-chip applications including sensing and energy storage. Templated synthesis of such structures has been previously demonstrated via anodized aluminum oxide (AAO). However, the performance of AAO-on-Si devices has been limited by current methods of obtaining well-adhered, thick AAO templates on Si substrates. Thicker AAO templates allow for longer nanostructures of active material, which is expected to increase performance of devices reliant on the surface area or volume of the active material. In this study, Al–Si eutectic bonding is used to achieve thick AAO-on-Si, with templates up to 90  $\mu$ m thick bonded to the wafer. Carbon nanotubes (CNTs) are grown in the AAO templates bonded to Si to create proof-of-concept on-chip electrochemical double layer capacitors (EDLC) devices. Our devices show a promising value of 0.44 mF cm<sup>-2</sup>, much higher than previous AAO capacitors on Si chips. The structure of the CNT/AAO/Al/Si stack is examined using SEM and TEM, and the device performance is tested through cyclic voltammetry (CV), electrochemical impedance spectroscopy (EIS), and galvanostatic charge-discharge (GCD) measurements.

# 1. Introduction

Systems-on-a-chip (SOCs) are of great interest in remote sensing, with applications in structural health monitoring, gas sensing, and implantable biological sensing [1–3]. Ideal remote sensing SOC devices would be operable as-deployed over long periods of time without active maintenance such as battery replacement or manual data collection. These devices would require on-chip energy harvesting and storage in addition to their sensing and transmitting modules. Recently, a fully integrated SOC energy storing and harvesting module was demonstrated using thin-film microsupercapacitors (MSCs) integrated with on-chip transistors [4].

Anodized aluminum oxide [5] (AAO) is a hard nanotemplate consisting of an ordered array of cylindrical channels within an  $Al_xO_y$  matrix perpendicular to the Al substrate. The channels are open on the surface, but the base of the pore is covered by a thin oxide layer often referred to as the barrier oxide layer. Electrical contact to nanostructures in the pores can be made by removing this barrier layer through either a modification to the anodization potential [6] or wet etching [7]. AAO has been used to create vertically-aligned nanostructures for sensing, energy harvesting, and energy storage applications [2,8–12] making it a material of great interest for SOCs. Previous work has shown that AAO can be patterned through conventional lithographic techniques, further demonstrating its applicability for SOC devices [13]. However, the

https://doi.org/10.1016/j.jpowsour.2020.228643

Received 15 April 2020; Received in revised form 24 June 2020; Accepted 10 July 2020 Available online 3 August 2020 0378-7753/© 2020 Elsevier B.V. All rights reserved.

<sup>\*</sup> Corresponding author. *E-mail address:* gpscisco@ufl.edu (G.P. Scisco).

performance of devices based on AAO is limited by the thickness of the AAO template [14]; thicker templates allow for greater volumes or surface areas of active materials per footprint area on the chip. Integrating thick AAO templates with Si substrates has had limited success, with most AAO-Si work being performed on thin films only a few  $\mu$ m thick. In this work, we present a new and simple approach for bonding very thick (>50  $\mu$ m) AAO templates to Si wafers. These thick AAO-on-Si templates are then used to create electrochemical double layer capacitors (EDLCs) which greatly outperform previous AAO capacitors formed on Si wafers.

One commonly used method of obtaining AAO on Si is by directly depositing Al on the wafer through one of several vacuum deposition techniques. The deposited metal film is subsequently anodized to form an AAO layer on the wafer. Vacuum deposition processes are well-suited for thin-films, but deposition rates on the order of 1 nm s<sup>-1</sup> greatly limit this approach for AAO applications requiring thick films such as highperformance SOCs [15-17]. Rabin et al. reported the thickest AAO from this method we are aware of, depositing 12 µm of Al to yield approximately 17  $\mu$ m of AAO if the entire film were consumed [18]. However, the film thickness varied by as much as 50% across the wafer and delamination of the film after anodization was often observed. Delamination of vacuum-deposited Al films has previously been addressed through both precise control of the anodizing process and by depositing additional adhesion layers between the Al and Si [18-20]. These methods allow for well-adhered AAO films on Si, but they do not address the issue of limited film thickness which limits overall device performance.

The second method of obtaining AAO on Si is a template transfer process in which the AAO template is freed from the residual Al through chemical etching and subsequently attached to the Si [21–23]. The brittle AAO templates are easily fractured in this method, which makes the process unfavorable for large-scale production. Jang et al. [24] attempted to solve the problems associated with the brittleness of the templates by creating thicker AAO, removing the underlying Al as normal, and using vacuum deposited gold as a bonding layer between the AAO and substrate. To our knowledge this is the only report of thick (>20  $\mu$ m) AAO templates on Si which could be used for high performance SOCs. However, this technique relies on chemical etching steps to remove the residual Al from the AAO, vacuum deposition of bonding materials, high pressure (5 MPa) heat treatments, and ion etching to remove the barrier layer, all of which are avoided in the present study.

In this work, eutectic bonding of Al and Si is demonstrated as a single-step method of bonding thick AAO films to Si wafers. Al-Si eutectics [25] are commonly used in contacting solar cells and older generation CMOS devices, and they have also been used as a braze material between Al surfaces [26-29]. Using these eutectics to produce thick (>20 µm) AAO templates on Si would enable a new generation of integrated SOCs due to the versatility of AAO as a nanotemplate. As proof of concept, 250 µm thick Al films were anodized to produce 55 µm thick AAO templates. The Al films with the AAO template on top were then bonded to Si, and carbon nanotubes (CNTs) were deposited in the AAO via chemical vapor deposition (CVD). CNT/AAO/Al/Si stacks were then used as electrodes in bulk scale pouch-cell type EDLCs to study their applications for on-chip microsupercapacitors [30,31]. AAO-based EDLCs have shown as much as 223 mF cm<sup>-2</sup> under optimized conditions [32], but these devices have never been demonstrated for on-chip applications. On-chip electrostatic metal-insulator-metal capacitors made using AAO-on-Si [33] have only reported values as high as 0.002 mF cm $^{-2}$ . The AAO-on-Si devices in the present study show a promising capacitance of 0.44 mF cm<sup>-2</sup>, comparable to other carbon-based on-chip EDLCs.

#### 2. Methods

#### 2.1. Anodization

Unless otherwise stated, chemicals were obtained from Sigma-Aldrich and used as-received. Discs of Al (99.999%, Goodfellow) 2.5 cm in diameter were punched out of 250 µm thick sheeting. The pieces were degreased by sonication in soapy water, acetone, and ethanol. The Al was anodized via the two-step method [34] in 0.3 M oxalic acid at 15  $^\circ\text{C}$  and 40 V. The first anodization lasted for more than 16 h. The resulting disordered AAO layer was then removed through etching for 2 h in a 1.8% wt. chromic acid/6% wt. phosphoric acid solution heated to at least 60 °C. The second anodization was carried out using the same conditions for 10 h to achieve a final AAO thickness of 55 µm, depicted in Fig. 1a. Longer anodization times were also used to create thicker AAO layers of 90 µm, which were successfully bonded to Si. At the end of the second anodization, the voltage was dropped linearly to 0 V by 1 V  $s^{-1}$  to achieve barrier layer thinning at the AAO pore bottom shown schematically in Fig. 1b (detail in Fig. S1). This enables the CNTs to make direct electrical connection to the Al current collector in the EDLC devices. The Al discs were anodized in a custom-built sample holder which kept the anodized area constant for all samples at a 1.9 cm diameter circle (2.85 cm<sup>2</sup>).

# 2.2. Carbon nanotube deposition and AAO/Si bonding post-anodization

After both anodization steps, there is approximately 130 µm of Al below the AAO to react in the eutectic bonding process. Si squares 2.5  $cm \times 2.5$  cm were cleaved from 300 mm wafers to act as carrier wafers for the thick AAO films. Before CVD, the Si was washed through sonication in acetone and ethanol. No pre-bonding etching was performed on the native oxide on the Al or Si. The anodized Al was bonded to the Si during the growth of the CNTs in the AAO pores shown in Fig. 1c. A homebuilt CVD chamber (2-inch diameter tube furnace, Lindberg Blue M from Thermo Scientific) was used to deposit CNTs in the pores of the AAO by decomposing C<sub>2</sub>H<sub>2</sub> (21 sccm) in Ar (284 sccm) and H<sub>2</sub> (10 sccm) at 650 °C for 6 h. In order to keep the AAO/Al film from deforming and to maintain contact with the Si wafer, an Al<sub>2</sub>O<sub>3</sub> washer of approximately 60 g was used to weigh down the AAO. The washer pressed only on the un-anodized rim of the AAO/Al film while leaving the AAO template open to the reaction gas during CNT growth. After CVD, the CNT/AAO/ Al/Si stacks were etched with Ar plasma using a Unaxis SLR RIE/ICP etch system. The plasma was generated at 90 W and the samples were etched for 2 min under 20 sccm Ar at 20 mTorr pressure with a power of 250 W. This etch step was important to remove the amorphous carbon film deposited on top of the AAO template during CVD and fully open the CNTs as seen in Fig. 1d.

#### 2.3. Pouch cell supercapacitors

Symmetrical pouch cell devices were made using two CNT/AAO/Al/ Si electrodes separated by glass fiber filter paper (0.7 µm pore size, 0.46 mm thick, MilliporeSigma) sealed in a Mylar pouch. A hole was drilled through the backside of the Si using a modified drill press to allow for electrical connection between the Al current collector and Al metal tabs extending out of the EDLCs. The final device is depicted in Fig. 1e. After sealing three sides of the Mylar pouch, the unsealed pouch was transferred to a vacuum oven and dried overnight at 50 °C. The unsealed devices were then transferred to an MBraun glovebox antechamber and held under vacuum for more than 1 h to cool before being transferred into the Ar atmosphere. The separator was wetted with 0.5 mL of neat 1-ethyl-3-methylimidazolium tetrafluoroborate (EMIM-BF4,  $\geq$ 99%) as the electrolyte. The hollow CNTs create very large and controllable surface areas that can be tuned by changing the pore size or pore length of the AAO via the anodization conditions.



Fig. 1. Schematic showing the fabrication steps of a single CNT/AAO/Al/Si stack electrode including a) anodization, b) barrier layer removal through linear voltage decrease at the end of anodization, c) CVD of CNTs within AAO, d) RIE-ICP etching of amorphous carbon on the AAO surface, and e) pouch cell configuration.

# 2.4. Electrochemical testing

The devices were tested through cyclic voltammetry (CV), electrochemical impedance spectroscopy (EIS), and galvanostatic chargedischarge (GCD) in order to measure capacitance, internal resistance, and cycling stability. Impedance analysis and cyclic voltammetry testing was performed on a VersaSTAT 3 potentiostat (Princeton Applied Research) and cycle stability testing was performed using an Arbin BT-2000 battery cell testing station.

# 2.5. Structure characterization

The microstructure of the AAO templates and structure of the CNTs were examined under SEM using a FEI Nova 430 FE-SEM. CNT/AAO/Al/ Si composites and CNTs freed from the AAO template were examined using a FEI Tecnai F20 S/TEM. Plan-view TEM samples of the AAO/CNT composite were made from cleaved cross-sections using a FEI Helios Nanolab 600 Dualbeam FIB/SEM. SEM and TEM images were analyzed using ImageJ software.

#### 3. Results and discussion

SEM was performed on cross sections of a series of different anodization times to determine the growth rate of the AAO. Cross-sectional SEM allowed for the derivation of an empirical formula for AAO thickness given in Eq. (1) below. AAO thickness in  $\mu$ m is given as *t* and charge passed during the anodization is given as *Q* in units of coulombs. Eq. (1) was used to determine the thickness of the AAO in the EDLC under study (55.4  $\pm$  1.4  $\mu$ m thick), not directly imaged via SEM.

$$t = 0.134Q \frac{\mu m}{C} - 1.91 \ \mu m \tag{1}$$

AAO was successfully bonded onto Si wafers for AAO thicknesses between 20 and 130  $\mu$ m seen in Fig. S2. The effect of the 650 °C bonding treatment/CVD process on the pore structure was first explored. Harsher heat treatments of 1200 °C have been shown to decrease pore ordering and increase pore diameter which is unwanted for controllable device performance [35].

Fig. 2a shows the top view of a representative AAO film with no heat treatment. The average pore diameter,  $D_p$ , based on 512 pores is 51  $\pm$  11 nm. The average interpore spacing,  $D_{int}$ , is 92  $\pm$  19 nm giving an average AAO wall thickness of 41 nm. The measured pore density is 9.9  $\times$  10 $^9$  cm $^{-2}$ . These measurements are in the expected range for oxalic anodization at 40 V [36].

Fig. 2b shows the top surface of the AAO template which was bonded



Fig. 2. Top-down view of the AAO pores a) as-prepared and b) after bonding to Si at 650  $^\circ\text{C}$  for 6 h under flowing Ar.

to the Si wafer after anodization. The bonding procedure was performed at 650 °C for 6 h, the same as the CVD process used to deposit CNTs but in this case without flowing  $C_2H_2$  or  $H_2$ . The pores are unchanged from

the as-anodized sample, with an average  $D_p$  of  $52\pm8.5$  nm over 2000 pores and an average  $D_{int}$  of 90  $\pm$  14 nm, giving a resulting AAO wall thickness of 38 nm. These measurements are well within the measurement error of the non-heat-treated AAO, indicating no or minimal pore widening.

The structure of the composite AAO/Al/Si stack after bonding for 6 h at 650 °C under Ar is shown in Fig. 3a. This sample was anodized for 24 h and did not undergo any barrier layer thinning techniques. The result is a 90 µm thick AAO template, the thickest ever AAO reported on a Si wafer to our knowledge. The composite sample was cleaved to view the cross section, and the ductile Al is easily distinguishable between the brittle AAO and Si layers. Fig. 3b shows that the interior of the pore structure is unaffected by the heat treatment. Pores are straight with no aberrations. At the base of the pore is the barrier oxide layer, shown in Fig. 3c, which prevents electrical contact between the Al current collector and any materials deposited in the AAO pores. The barrier oxide is unaffected by the bonding process, but it is effectively removed through a linear voltage decrease at the end of the 2nd anodization step (Fig. S1). This method allows CNTs to make direct electrical contact to the Al current collector in the pouch cell EDLC device.

Fig. 4 shows the interface between the Al and Si layers after annealing at 650 °C for 6 h under Ar flow. There are three common microstructural features seen at the interface. In Fig. 4a and Si is shown redepositing at the interface, forming Si islands similar to those seen in Al metallized contact holes in integrated circuits [37]. Due to the low solubility limit of Si in Al, slow cooling of the bonded structure can easily precipitate Si from the eutectic composition of 12.2% at. to the solid solubility limit of <1.2% at. at room temperature. Faster cooling rates can decrease the size of precipitates and could be explored to eliminate these plateaus [38]. Fig. 4a also shows large, hemispherical pits into the Si. These pits are the result of the liquid eutectic reaction between Al and Si and are commonly seen in Al contacted solar cells annealed above the eutectic point [26,39]. Since the Al and Si used in this study was extremely pure, there are large concentration gradients for interdiffusion of Si and Al. However, the diffusion of Si is much faster into Al than vice versa, and this mismatch of diffusion coefficients (a.k.a. the Kirkendall effect) is thought to exacerbate the eutectic pitting seen in Fig. 4a. Replacing the pure Al with AlSi alloys could be explored to reduce the interdiffusion and eliminate such pitting. AlSi alloys have been used in the semiconductor industry at approximately 0.7% Si to combat similar pitting defects, and anodization of similar purity alloys has been shown to have minimal effect on the AAO structure [28,40].

In Fig. 4b, a different microstructure is seen (note the difference in scale bars). The bonding interface is much more planar compared to Fig. 4a and there are small voids on the Al side of the interface. Voids may have been caused by mass transport during the bonding process, and the roughness of the rolled Al used in this study could also play a role in forming this structure. Roughness values obtained from profilometry are on the order of  $R_a \sim 100$  nm for the Al, which is similar to the height of the voids seen in Fig. 4b. Due to this roughness, the Al and Si may not have been in as intimate contact as other regions leading to void formation. To provide more intimate contact between the Al and Si layers, the Al could be polished before anodization through either chemical [41] or electrochemical [42] methods. These polishing



Fig. 3. a) Cross section of the bonded stack showing AAO (top), Al (middle), and Si (bottom). Areas of interest are outlined and shown in higher magnification, demonstrating b) that the pore wall structure of the AAO is maintained after bonding and c) that the barrier oxide, highlighted with white arrow, is intact. For EDLC devices, the barrier layer for CNT/AAO/Al/Si electrodes is removed through a linear voltage decrease at the end of the second anodization step.

G.P. Scisco et al.



**Fig. 4.** Resulting Al–Si interface after annealing at 650 °C for 6 h. Dashed line indicates the proposed original position of the interface. At lower magnifications a), islands of epitaxially regrown Si and Al–Si eutectic pits are seen along the interface. Higher magnification of some regions b) show the presence of voids which are believed to be caused by surface roughness of the Al leading to non-intimate contact during bonding, but which may also be the result of mass transfer during the bonding process.

methods were not employed in the present study but are known to decrease surface roughness by a factor of  $\sim$ 10. Additionally, deformation of the AAO/Al film may occur during the CNT deposition and lead to decreased bonding. Chang et al. [43] found that this deformation can be prevented through a hydrothermal treatment performed before heating. The hydrothermal treatment removes the anion contaminated inner layer of the AAO which the authors deemed responsible for the film deformation. Such a method may also be explored to improve the bonding character of the Al/Si interface. Overall, the Al film in the present study showed excellent bonding characteristics using the eutectic bonding process, with no signs of delamination and high structural integrity.

CNTs were grown inside the AAO by decomposition of  $C_2H_2$  mixed with  $H_2$  and Ar in a CVD tube furnace. Similar CVD methods have previously been used to grow CNTs in AAO, with the carbon being deposited through the full length of the AAO channel. In this way, controlling the AAO thickness effectively controls the length of deposited CNTs [44,

45]. Fig. 5 shows the resulting nanostructure from the single-step CNT deposition/Al-Si eutectic bonding. Fig. 5a shows the top view of the AAO template filled with CNTs after an ICP-RIE etching step. The nanotubes are conformally grown in the template with an average pore diameter after growth of  $D_p = 33 \pm 13$  nm. With an initial  $D_p$  of 51 nm, the CNT wall thickness is determined to be 9 nm. Fig. 5b shows a cross section of the midpoint of the AAO template with CNTs inside, indicating that CNTs grow throughout the length of the entire template. Some tubes were pulled out of the template when it was fractured for SEM analysis, but the top view indicates that all AAO pores are lined with CNTs. Fig. 5c shows plan-view TEM of the CNTs within the AAO template. The CNTs can be seen as bright rings with slightly darker walls. Closest to the CNT outer walls is the "softened layer" of the AAO, which contains incorporated anions from the anodization and is less dense than pure Al<sub>2</sub>O<sub>3</sub>. The inner wall or "hard layer" of the AAO is clearly delineated as a sharp hexagon of relatively pure alumina [46]. Fig. 5d shows TEM of CNTs freed from the AAO template. Raman and



Fig. 5. SEM images of CNTs deposited in the pores of AAO in a) top down view and b) side view. TEM of CNTs c) in AAO pores and d) freed from the AAO template.

TEM analysis in the literature has shown that low temperature CVD growth of CNTs in AAO produces mostly amorphous carbon with some degree of crystallinity [44,47,48]. Higher magnification images of our CNTs (not shown) show no signs of graphitic layers in the CNTs, indicating a high amorphous content. TEM images were used to corroborate the CNT wall thickness obtained from SEM. 10 measurements each of 15 distinct CNTs gave an average wall thickness of 9.4  $\pm$  2.8 nm, in good agreement with the SEM analysis. The agreement between SEM and TEM analysis also indicates that tubes are formed evenly along the entire AAO pore and do not taper in either direction.

Pouch cell performance was measured through CV, GCD, and EIS. Using the anodization data and Eq. (1), the thickness of the AAO in the cells was determined to be 55  $\mu$ m. Fig. 6 shows the Nyquist plot of the EIS scans for the device. The ohmic resistance taken as the high-frequency limit of the real part of the impedance is 5.4  $\Omega$  cm<sup>2</sup> showing that there is good electrical connection to the CNTs and that the barrier layer has been effectively removed. The slope of the impedance at low frequencies should be vertical (90°) for a purely capacitive response [49]. The pouch cell gives a phase of 83° over the frequency window 1–0.1 Hz, indicating near ideal capacitive behavior. Higher frequency regions above 40 Hz show a phase angle close to 45°, which is expected due to the ordered porous structure of the electrode [50].

Fig. 7 shows the CV response of the 55  $\mu$ m thick AAO cell. The CV curve shows no peaks or valleys related to redox reactions [51]. The shape is nearly rectangular, ideal for such an EDLC device, and the current transient at the switching potential is sharp. Specific capacitance was calculated using Eq. (2),

$$C = \frac{\int_{V1}^{V2} i \, dV}{A v \Delta V} \tag{2}$$

where  $\int i \, dV$  is the integrated current with respect to voltage,  $V_1$  and  $V_2$  are the switching voltages in the CV scan, A is the footprint area, v is the sweep rate, and  $\Delta V$  is the voltage window. The capacitance calculated from the CV curves is shown in Fig. 7b, decreasing from 0.44 mF cm<sup>-2</sup> at 10 mV s<sup>-1</sup> to 0.36 mF cm<sup>-2</sup> at 500 mV s<sup>-1</sup>. The capacitance decreased only 18% over more than an order of magnitude increase in sweep rate, indicating that similar devices are suitable for the high power, short duration pulses expected for SOC charging. On-chip, carbon-based EDLCs have previously been demonstrated by pyrolyzing photoresist on Si wafers. These devices have shown capacitances between 1.5 and 6 mF cm<sup>-2</sup> using aqueous electrolytes [52,53]. Greater capacitance has been shown in on-chip devices combining pseudocapacitive materials such as



**Fig. 6.** Nyquist plot of the pouch cell device from 100 kHz to 100 mHz. Inset highlights the high frequency region from 100 kHz to 12 Hz with a knee frequency at 39.8 Hz.

 $RuO_2$  or  $MnO_2$  [54,55] which may be an approach to further improving these devices.

Based on the density and radius of the pores and the thickness of the AAO template, the surface area of the CNTs per Si footprint is calculated to be  $613 \text{ cm}^2 \text{ cm}^{-2}$ . Normalizing the total capacitance measured with CV (1.26 mF) to the internal area of the CNTs gives a value of 0.73  $\pm$  $0.29 \,\mu\text{F cm}^{-2}$ . Standard deviation was determined through propagation of error [56] in pore size, template length, potentiostat sensitivity, etc. Commonly, a value of 20  $\mu$ F cm<sup>-2</sup> is used to discuss double layer capacitance [57]. It is important to note that this value is determined for an ideal system of a mercury drop electrode in an aqueous electrolyte. The specific capacitance can be changed drastically based on the electrode and electrolyte used, and our results are comparable to similar systems. Ahn et al. [9] fabricated CNT/AAO capacitors with no Si substrate and measured a capacitances of 2.7 and 3.1  $\mu$ F cm<sup>-2</sup> in 0.5 M H<sub>2</sub>SO<sub>4</sub> of two devices using different anodization conditions. Zhan et al. [58] also made AAO/CNT capacitors with no Si substrate and measured a capacitance of 2.4  $\mu$ F cm<sup>-2</sup> in 1 mM ferrocyanide and 0.1 M KCl electrolyte. Balducci et al. reported a capacitance of 1.3  $\mu$ F cm<sup>-2</sup> based on GCD at 10 mA  $\rm cm^{-2}$  for activated carbon capacitors in neat ionic liquid [59]. Shim et al. simulated single walled carbon nanotubes in ionic liquid [60] and reported capacitance values of  $1-3 \ \mu F \ cm^{-2}$ . Our value of specific capacitance is then very close to previously reported data.

Fig. 8a shows the GCD measurements for the cell cycled 1000 times at 17.5  $\mu$ A cm<sup>-2</sup> and another 1000 times at 1.75  $\mu$ A cm<sup>-2</sup> between -0.1and 1.0 V. The 55 µm cell suffered minimal fade in discharge energy over the first 1000 cycles at 17.5  $\mu$ A cm<sup>-2</sup>, falling by just 1%. The fade was slightly more drastic at lower charge rates, falling by 10% of the first cycle after all 2000 cycles. The charging efficiency given in Fig. 8b was much better for the higher charge rate, with an average of 87% compared to an average of 69% efficiency for the 1.75  $\mu$ A cm<sup>-2</sup> rate. Fig. 8c shows a single GCD cycle at each current density over the actual cycle time and Fig. 8d shows the same scans plotted against normalized cycle time. Both show a triangular response expected from a capacitor device. The triangular shape is somewhat more distorted at lower current density, indicating imperfect capacitive behavior. The lower charge rate cycle shows a change in slope near 0.7 V during charging. This slope change is not mirrored in the discharge curve, suggesting the presence of a parasitic irreversible reaction at the electrode surface. In comparison, the high rate cycle does not show a significant change in slope at high potentials, indicating that the kinetics of the reaction are relatively slow. At slow rates, a non-negligible portion of the charging current is siphoned into the parasitic reaction and cannot be retrieved during discharge, decreasing discharge efficiency as seen in Fig. 8b. At higher charge rates, this slow reaction has less effect on the charge efficiency. The greater fade at lower charge rates is further evidence that some impurities on the electrode surface were consumed during cycling. We believe that this parasitic reaction is most likely the result of surface functional groups on the CNT walls generated during the somewhat low temperature of the CVD reaction [61,62]. Further study into reducing such parasitic reactions might explore removing these surface groups through appropriate anneals or chemical reactions. The GCD results indicate that thick AAO films are suitable for large current transients which might be expected from intermittent energy harvesting sources on self-sustaining SOCs [4].

#### 4. Conclusions

Thick AAO templates were bonded to Si wafers using a simple single step eutectic bonding method which had no impact on the AAO structure. The bonding interface between the Si and Al displays some defects including Si islands, eutectic pits, and void content, but the AAO/Al/Si stack is physically robust with the AAO firmly attached to the Si. Importantly, electrical connection can be made to materials deposited in the AAO pores via the underlying Al. CNTs deposited in bonded AAO



Fig. 7. a) CV response at sweep rates between 10 and 500 mV s<sup>-1</sup> and b) corresponding capacitance of the pouch cell device.



Fig. 8. GCD of the pouch cell device of 1000 cycles each at 17.5 and  $1.75 \,\mu\text{A cm}^{-2}$ . a) Discharge energy from 1 to -0.1 V and b) charging efficiency based on charge and discharge energy. c) An individual GCD scan at each current density and d) individual GCD curves based on normalized cycle time.

templates were used to create pouch cell EDLCs with a capacitance as high as 0.44 mF cm<sup>-2</sup>, more than two orders of magnitude higher than previously reported electrostatic AAO-on-Si capacitors. The eutectic bonding approach enables the fabrication of very thick AAO films on Si that can drastically increase the active loading of vertically-aligned 1-D nanostructures and opens the door for enhanced performance in SOC devices.

# CRediT authorship contribution statement

Gibson P. Scisco: Conceptualization, Data curation, Formal analysis, Investigation, Methodology, Validation, Visualization, Writing original draft, Writing - review & editing. Katherine Haynes: Investigation. Kevin S. Jones: Conceptualization, Funding acquisition, Methodology, Project administration, Resources, Software, Supervision, Validation, Visualization, Writing - review & editing. Kirk J. Ziegler: Conceptualization, Funding acquisition, Methodology, Project administration, Resources, Software, Supervision, Validation, Visualization, Writing - review & editing.

#### Declaration of competing interest

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

# Acknowledgements

The authors would like to thank Dr. Mark Orazem for his insightful conversations regarding impedance spectroscopy. This material is based upon work supported by the United States Air Force under Contract No. FA9302-17-C-0001. Any opinions, findings and conclusions or recommendations expressed in this material are those of the author(s) and do not necessarily reflect the views of the United States Air Force. Distribution statement A. Approved for public release; Distribution is unlimited 412 TW-PA-20154.

# Appendix A. Supplementary data

Supplementary data to this article can be found online at https://doi.org/10.1016/j.jpowsour.2020.228643.

#### G.P. Scisco et al.

#### Journal of Power Sources 474 (2020) 228643

#### References

- H. Boukabache, C. Escriba, S. Zedek, D. Medale, S. Rolet, J.Y. Fourniols, System-onchip integration of a new electromechanical impedance calculation method for aircraft structure health monitoring, Sensors 12 (10) (Oct. 2012) 13617–13635.
- [2] M.W. Ahn, K.S. Park, J.H. Heo, D.W. Kim, K.J. Choi, J.G. Park, On-chip fabrication of ZnO-nanowire gas sensor with high gas sensitivity, Sensor. Actuator. B Chem. 138 (1) (2009) 168–173.
- [3] Y.-K. Lo, et al., A wireless implant for gastrointestinal motility disorders, Micromachines 9 (17) (2018).
- [4] M.K. Hota, Q. Jiang, Z. Wang, Z.L. Wang, K.N. Salama, H.N. Alshareef, Integration of electrochemical microsupercapacitors with thin film electronics for on-chip energy storage, Adv. Mater. 31 (2019) 1807450.
- [5] W. Lee, S.-J. Park, Porous anodic aluminum oxide: anodization and templated synthesis of functional nanostructures, Chem. Rev. 114 (2014) 7487–7556.
- [6] W.J. Stępniowski, W. Florkiewicz, M. Michalska-Domańska, M. Norek, T. Czujko, A comparative study of electrochemical barrier layer thinning for anodic aluminum oxide grown on technical purity aluminum, J. Electroanal. Chem. 741 (2015) 80–86.
- [7] C.Y. Han, G.A. Willing, Z. Xiao, H.H. Wang, Control of the anodic aluminum oxide barrier layer opening process by wet chemical etching, Langmuir 23 (3) (2007) 1564–1568.
- [8] C.G. Kuo, Y.T. Hsieh, C.F. Yang, C.H. Huang, C.Y. Yen, Growth of anodic aluminum oxide templates and the application in fabrication of the BiSbTe-based thermoelectric nanowires, Int. J. Photoenergy (2014) 978184.
- [9] H.J. Ahn, J.I. Sohn, Y.S. Kim, H.S. Shim, W.B. Kim, T.Y. Seong, Electrochemical capacitors fabricated with carbon nanotubes grown within the pores of anodized aluminum oxide templates, Electrochem. Commun. 8 (2006) 513–516.
- [10] N. Taşaltin, S. Öztürk, N. KIllnç, H. Yüzer, Z.Z. Öztürk, Simple fabrication of hexagonally well-ordered AAO template on silicon substrate in two dimensions, Appl. Phys. Mater. Sci. Process 95 (3) (2009) 781–787.
- [11] K.J. Ziegler, et al., Conductive films of ordered high-density nanowire arrays, J. Mater. Chem. 14 (2004) 585–589.
- [12] J.J. Hill, S.P. Cotton, K.J. Ziegler, Alignment and morphology control of ordered mesoporous silicas in anodic aluminum oxide channels by electrophoretic deposition, Chem. Mater. 21 (9) (2009) 1841–1846.
- [13] A.-P. Li, F. Mueller, A. Birner, K. Nielsch, U. Goesele, Fabrication and microstructuring of hexagonally ordered two-dimensional nanopore arrays in anodic alumina, Adv. Mater. 11 (6) (1999).
- [14] P. Banerjee, I. Perez, L. Henn-Lecordier, S.B. Lee, G.W. Rubloff, Nanotubular metalinsulator-metal capacitor arrays for energy storage, Nat. Nanotechnol. 4 (5) (2009) 292–296.
- [15] J.H. Kim, T. Ayalasomayajula, V. Gona, D. Choi, Fabrication and electrochemical characterization of a vertical array of MnO<sub>2</sub> nanowires grown on silicon substrates as a cathode material for lithium rechargeable batteries, J. Power Sources 183 (2008) 366–369.
- [16] N. Berger, S. Habouti, H.G. Rubahn, M. Es-Souni, On-substrate fabrication of porous Al<sub>2</sub>O<sub>3</sub> templates with tunable pore diameters and interpore distances, Appl. Phys. A Mater. Sci. Process 122 (2016) 192.
- [17] J.J. Hill, K. Haller, K.J. Ziegler, Direct fabrication of high-aspect ratio anodic aluminum oxide with continuous pores on conductive glass, J. Electrochem. Soc. 158 (1) (2011) E1–E7.
- [18] O. Rabin, P.R. Herz, Y.M. Lin, A.I. Akinwande, S.B. Cronin, M.S. Dresselhaus, Formation of thick porous anodic alumina films and nanowire arrays on silicon wafers and glass, Adv. Funct. Mater. 13 (8) (2003) 631–638.
- [19] H.S. Seo, Y.G. Jung, S.W. Jee, J.M. Yang, J.H. Lee, Compositionally bilayered feature of interfacial voids in a porous anodic alumina template directly formed on Si, Scripta Mater. 57 (10) (2007) 968–971.
- [20] Y. Kimura, H. Shiraki, K.I. Ishibashi, H. Ishii, K. Itaya, M. Niwano, In situ real-time infrared spectroscopy study of formation of porous anodic alumina on Si, J. Electrochem. Soc. 153 (5) (2006) 296–300.
- [21] H.S. Bindra, A.B.V.K. Kumar, S.C. Roy, T. Kumeria, R. Nayak, An improved strategy for transferring and adhering thin nanoporous alumina membranes onto conducting transparent electrodes for template assisted electrodeposition of high aspect ratio semiconductor nanowires with increased optical absorption, Nanotechnology 30 (9) (2019), 095301.
- [22] A. Al-Haddad, Z. Zhan, C. Wang, S. Tarish, R. Vellacheria, Y. Lei, Facile transferring of wafer-scale ultrathin alumina membranes onto substrates for nanostructure patterning, ACS Nano 9 (8) (2015) 8584–8591.
- [23] C. Wang, G. Wang, R. Yang, X. Sun, H. Ma, S. Sun, Hydrophilicity reinforced adhesion of anodic alumina oxide template films to conducting substrates for facile fabrication of highly ordered nanorod arrays, Langmuir 33 (2) (2017) 503–509.
- [24] B. Jang, et al., Silicon-supported aluminum oxide membranes with ultrahigh aspect ratio nanopores, RSC Adv. 5 (114) (2015) 94283–94289.
- [25] M. Shamsuzzoha, F.R. Juretzko, Dual refinement of primary and eutectic Si in hypereutectic Al-Si alloys, in: S.K. Das, W. Yin (Eds.), Aluminum Alloys For Transportation, Packaging, Aerospace, and Other Applications, Wiley, New York, 2007, pp. 153–162.
- [26] E. Urrejola, K. Peter, H. Plagwitz, G. Schubert, "Silicon diffusion in aluminum for rear passivated solar cells," *Appl*, Phys. Lett. 98 (2011) 153508.
- [27] E.U. Davanzo, Aluminum-silicon Contact Formation through Narrow Dielectric Openings, University of Konstanz, 2012.
- [28] S.M. Sze (Ed.), VLSI Technology, McGraw-Hill, New York, 1983.
- [29] R.S. Timsit, B.J. Janeway, A novel brazing technique for aluminum and other metals, MRS Proc. 314 (Feb. 1993) 215.

- [30] D. Aradilla, et al., Designing 3D multihierarchical heteronanostructures for highperformance on-chip hybrid supercapacitors: poly(3,4-(ethylenedioxy)thiophene)coated diamond/silicon nanowire electrodes in an aprotic ionic liquid, ACS Appl. Mater. Interfaces 8 (2016) 18069–18077.
- [31] L. Li, et al., High-performance pseudocapacitive microsupercapacitors from laserinduced graphene, Adv. Mater. 28 (5) (2016) 838–845.
- [32] S. Wen, S. il Mho, I.H. Yeo, Improved electrochemical capacitive characteristics of the carbon nanotubes grown on the alumina templates with high pore density, J. Power Sources 163 (1) (2006) 304–308. SPEC. ISS.
- [33] D. Choi, et al., Micro-capacitor with vertically grown silver nanowires and bismuth ferric oxide composite structures on silicon substrates, J. Compos. Mater. 51 (7) (2017) 965–969.
- [34] O. Jessensky, F. Muller, U. Gosele, Self-organized formation of hexagonal pore arrays in anodic alumina, Appl. Phys. Lett. 72 (10) (1998) 1173–1175.
- [35] M.K. McQuaig, A. Toro, W. Van Geertruyden, W.Z. Misiolek, The effect of high temperature heat treatment on the structure and properties of anodic aluminum oxide, J. Mater. Sci. 46 (1) (2011) 243–253.
- [36] H. Han, et al., In situ determination of the pore opening point during wet-chemical etching of the barrier layer of porous anodic aluminum oxide: nonuniform impurity distribution in anodic oxide, ACS Appl. Mater. Interfaces 5 (2013) 3441–3448.
- [37] D. Widmann, H. Mader, H. Friedrich, Technology of Integrated Circuits, first ed., Springer, Berlin, 2000.
- [38] W.D.J. Callister, D.G. Rethwisch, Fundamentals of Materials Science and Engineering: an Integrated Approach, third ed., Wiley, Hoboken, 2008.
- [39] S.M. Ahmad, C.S. Leong, R.W. Winder, K. Sopian, S.H. Zaidi, Electrical, morphological, and compositional characterization of screen-printed Al contacts annealed in horizontal and vertical configurations, J. Electron. Mater. 48 (10) (2019) 6382–6396.
- [40] M. Michalska-Domańska, W.J. Stępniowski, L.R. Jaroszewicz, Characterization of nanopores arrangement of anodic alumina layers synthesized on low-(AA1050) and high-purity aluminum by two-step anodizing in sulfuric acid with addition of ethylene glycol at low temperature, J. Porous Mater. 24 (3) (2017) 779–786.
- [41] K.M. Alam, A.P. Singh, S.C. Bodepudi, S. Pramanik, Fabrication of hexagonally ordered nanopores in anodic alumina: an alternative pretreatment, Surf. Sci. 605 (2011) 441–449.
- [42] S.H. Ryu, M.J. Gim, W. Lee, S.W. Choi, D.K. Yoon, Switchable photonic crystals using one-dimensional confined liquid crystals for photonic device application, ACS Appl. Mater. Interfaces 9 (3) (2017) 3186–3191.
- [43] Y. Chang, Z. Ling, Y. Liu, X. Hu, Y. Li, A simple method for fabrication of highly ordered porous α-alumina ceramic membranes, J. Mater. Chem. 22 (15) (2012) 7445–7448.
- [44] T. Kyotani, L. fu Tsai, A. Tomita, formation of ultrafine carbon tubes by using an anodic aluminum oxide film as a template, Chem. Mater. 7 (8) (1995) 1427–1428.
- [45] Q.L. Chen, K.H. Xue, W. Shen, F.F. Tao, S.Y. Yin, W. Xu, Fabrication and electrochemical properties of carbon nanotube array electrode for supercapacitors, Electrochim. Acta 49 (24) (2004) 4157–4161.
- [46] G.E. Thompson, G.C. Wood, Porous anodic film formation on aluminium, Nature 290 (5803) (1981) 230–232.
- [47] T. Kyotani, L.F. Tsai, A. Tomita, Preparation of ultrafine carbon tubes in nanochannels of an anodic aluminum oxide film, Chem. Mater. 8 (8) (1996) 2109–2113.
- [48] H. Pan, C.K. Poh, Y.P. Feng, J. Lin, Supercapacitor electrodes from tubes-in-tube carbon nanostructures, Chem. Mater. 19 (25) (2007) 6120–6125.
- [49] M.E. Orazem, B. Tribollet, Electrochemical Impedance Spectroscopy, second ed., Wiley, Hoboken, 2017.
- [50] A. Lasia, Electrochemical Impedance Spectroscopy and its Applications, first ed., Springer, New York, 2014.
- [51] N. Elgrishi, K.J. Rountree, B.D. McCarthy, E.S. Rountree, T.T. Eisenhart, J. L. Dempsey, "A practical beginner's guide to cyclic voltammetry, J. Chem. Educ. 95 (2018) 197–206.
- [52] B. Hsia, M.S. Kim, M. Vincent, C. Carraro, R. Maboudian, Photoresist-derived porous carbon for on-chip micro-supercapacitors, Carbon N. Y. 57 (2013) 395–400.
- [53] Y. Yang, et al., Improved conductivity and capacitance of interdigital carbon microelectrodes through integration with carbon nanotubes for micro-
- supercapacitors, Nano Res. 9 (8) (2016) 2510–2519.
  [54] Y. Yin, X. Wang, Z. You, Integration of ruthenium oxide-carbon nanotube composites with three-dimensional interdigitated microelectrodes for the creation of on-chip supercapacitors, Int. J. Electrochem. Sci. 12 (5) (2017) 3883–3906.
- [55] G. Li, J. Li, T. Li, K. Wang, TiO2 nanotube arrays on silicon substrate for on-chip supercapacitors, J. Power Sources 425 (2019) 39–43. January.
- [56] J. Xu, et al., Strongly bound sodium dodecyl sulfate surrounding single-wall carbon nanotubes, Langmuir 33 (20) (May 2017) 5006–5014.
- [57] D.C. Grahame, Differential capacity of mercury in aqueous sodium fluoride solutions. I: effect of concentration at 25, J. Am. Chem. Soc. 76 (1954) 103–173.
- [58] H. Zhan, et al., Direct fabrication of 3D graphene on nanoporous anodic alumina by plasma-enhanced chemical vapor deposition, Sci. Rep. 6 (2016) 384–388. January.
- [59] A. Balducci, et al., High temperature carbon-carbon supercapacitor using ionic liquid as electrolyte, J. Power Sources 165 (2) (2007) 922–927.
- [60] Y. Shim, H.J. Kim, Nanoporous carbon supercapacitors in an ionic liquid: a computer simulation study, ACS Nano 4 (4) (2010) 2345–2355.
- [61] A. Yoshida, I. Tanahashi, A. Nishino, Effect of concentration of surface acidic functional groups on electric double-layer properties of activated carbon fibers, Carbon N. Y. 28 (5) (1990) 611–615.
- [62] C.-H. Kim, S.-J. Pyun, H.-C. Shin, Kinetics of double-layer charging/discharging of activated carbon electrodes: role of surface acidic functional groups, J. Electrochem. Soc. 149 (2) (2002) A93.